











**INA300** 

SBOS613A - FEBRUARY 2014-REVISED MARCH 2014

# INA300 High- or Low-Side, Current-Sense Comparator

#### **Features**

- Wide Common-Mode Range: 0 V to 36 V
- Selectable Response Times:
  - 10 μs, 50 μs, 100 μs
- Programmable Threshold:
  - Adjustable Using a Single Resistor
  - Programmable from 0 mV to 250 mV
- Accuracy:
  - Offset Voltage: ±500 µV (Max)
  - Offset Voltage Drift: 0.5 µV/°C (Max)
- Selectable Hysteresis:
  - 2 mV, 4 mV, 8 mV
- Active Quiescent Current: 135 µA (Max)
- Selectable Disable Mode:
  - Disabled Quiescent Current: 3.5 µA (Max)
  - Disabled Input Bias Current: 500 nA (Max)
- Open-Drain Output with Latch Mode Available

# **Applications**

- Overcurrent Protection
- Computers
- Servers
- Telecom Equipment
- **Power Supplies**
- **Battery Chargers**

# 3 Description

The INA300 is a high common-mode, current-sensing comparator that is configured to detect overcurrent conditions through measuring the voltage developed across a current sensing or shunt resistor. The device can measure this differential voltage signal on common-mode voltages that can vary from 0 V up to 36 V, independent of the supply voltage. The device features an adjustable threshold range that is set using a single external limit-setting resistor. A selectable hysteresis feature enables adjustable operation of the comparator to accommodate the wide input signal range of 0 mV to 250 mV.

An open-drain alert output on the device can be configured to operate in either a transparent mode where the output status follows the input state or in a latched mode where the alert output is cleared when the latch is cleared. The device response time setting is selectable, enabling overcurrent alerts to be issued in as quickly as 10 µs.

This device operates from a single 2.7-V to 5.5-V supply, drawing a maximum supply current of 135 µA. The device is specified over the extended operating temperature range (-40°C to +125°C), and is available in a QFN-10 package.

#### **Device Information**

| 20100 1110111111111 |          |                 |  |  |
|---------------------|----------|-----------------|--|--|
| ORDER NUMBER        | PACKAGE  | BODY SIZE       |  |  |
| INA300AIDSQ         | QFN (10) | 2.0 mm × 2.0 mm |  |  |





# **Table of Contents**

| 1 | Features 1                           |    | 7.3 Feature Description              | 11  |
|---|--------------------------------------|----|--------------------------------------|-----|
| 2 | Applications 1                       |    | 7.4 Device Functional Modes          | 18  |
| 3 | Description 1                        | 8  | Applications and Implementation      | 22  |
| 4 | Revision History2                    |    | 8.1 Application Information          | 22  |
| 5 | Terminal Configuration and Functions |    | 8.2 Typical Applications             | 22  |
| 6 | Specifications4                      | 9  | Power Supply Recommendations         |     |
| U | 6.1 Absolute Maximum Ratings         | 10 | Layout                               | 28  |
|   | 6.2 Handling Ratings                 |    | 10.1 Layout Guidelines               | 28  |
|   | 6.3 Recommended Operating Conditions |    | 10.2 Layout Example                  |     |
|   | 6.4 Thermal Information              | 11 | Device and Documentation Support     | 30  |
|   | 6.5 Electrical Characteristics       |    | 11.1 Documentation Support           |     |
|   | 6.6 Timing Requirements              |    | 11.2 Trademarks                      | 30  |
|   | 6.7 Typical Characteristics          |    | 11.3 Electrostatic Discharge Caution | 30  |
| 7 | Detailed Description 10              |    | 11.4 Glossary                        | 30  |
| • | 7.1 Overview                         | 12 | Mechanical, Packaging, and Orderable | 0.0 |
|   | 7.2 Functional Block Diagram 10      |    | Information                          | 30  |
|   |                                      |    |                                      |     |

# 4 Revision History

| Cł | nanges from Original (February 2014) to Revi | sion A Page | Page |  |
|----|----------------------------------------------|-------------|------|--|
| •  | Made changes to product preview data sheet   | 1           | -    |  |



# 5 Terminal Configuration and Functions



### **Terminal Functions**

| TERMINAL |         | 1/0            | DESCRIPTION                                                                                                              |
|----------|---------|----------------|--------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.     | I/O            | DESCRIPTION                                                                                                              |
| IN+      | 1       | Analog input   | Connect to supply side of shunt resistor.                                                                                |
| IN-      | 2       | Analog input   | Connect to load side of shunt resistor.                                                                                  |
| LIMIT    | 3       | Analog input   | Alert threshold limit input. See the Setting The Current-Limit Threshold section for details on setting limit threshold. |
| ENABLE   | 4       | Digital input  | Enable or disable selection input                                                                                        |
| ALERT    | 5       | Digital output | Overlimit alert, active-low, open-drain output                                                                           |
| LATCH    | 6       | Digital input  | Transparent or latch mode selection input                                                                                |
| DELAY    | 7       | Digital input  | Response time selection input                                                                                            |
| GND      | 8       | Analog         | Ground                                                                                                                   |
| Vs       | 9       | Analog         | Power supply, 2.7 V to 5.5 V.                                                                                            |
| HYS      | 10      | Digital input  | Hysteresis setting input. See the <i>Selectable Hysteresis</i> section for hysteresis settings.                          |
| Thern    | nal pad | _              | This pad can be connected to ground or left floating.                                                                    |

Drodust Folder Links (NA)

Copyright © 2014, Texas Instruments Incorporated



# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

Over operating free-air temperature range, unless otherwise noted.

|                                      |                                                                       | MIN       | MAX           | UNIT |
|--------------------------------------|-----------------------------------------------------------------------|-----------|---------------|------|
| Supply voltage, V <sub>S</sub>       |                                                                       |           | +6            | V    |
| Analas issues (INI - INI -)          | Differential (V <sub>IN+</sub> ) – (V <sub>IN-</sub> ) <sup>(2)</sup> | -40       | +40           | V    |
| Analog inputs (IN+, IN-)             | Common-mode (3)                                                       | GND - 0.3 | +40           | V    |
| Analog input                         | LIMIT                                                                 | GND - 0.3 | $(V_S) + 0.3$ | V    |
| Digital inputs                       | LATCH, DELAY, ENABLE, HYS                                             | GND - 0.3 | $(V_S) + 0.3$ | V    |
| Alert output                         |                                                                       | GND - 0.3 | +6            | V    |
| Junction temperature, T <sub>J</sub> |                                                                       |           | +150          | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

 $V_{\rm IN+}$  and  $V_{\rm IN-}$  are the voltages at the IN+ and IN- terminals, respectively.

#### 6.2 Handling Ratings

|                      |                                                              | MIN | MAX  | UNIT |
|----------------------|--------------------------------------------------------------|-----|------|------|
| T <sub>STG</sub>     | Storage temperature range                                    | -65 | +150 | °C   |
| v (1)                | Human body model (HBM) ESD stress voltage (2)                | 2.5 | 2.5  | kV   |
| V <sub>ESD</sub> (') | Charged device model (CDM) ESD stress voltage <sup>(3)</sup> | 1   | 1    | kV   |

Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges in to the device.

#### 6.3 Recommended Operating Conditions

Over operating free-air temperature range, unless otherwise noted.

|          |                                | MIN | NOM | MAX  | UNIT |
|----------|--------------------------------|-----|-----|------|------|
| $V_{CM}$ | Common-mode input voltage      |     | 12  |      | V    |
| Vs       | Operating supply voltage       |     | 3.3 |      | ٧    |
|          | Delay setting                  |     | 100 |      | μs   |
| $T_A$    | Operating free-air temperature | -40 |     | +125 | °C   |

## 6.4 Thermal Information

|                  | THERMAL METRIC <sup>(1)</sup>                | DSQ (QFN)    | UNIT |
|------------------|----------------------------------------------|--------------|------|
|                  |                                              | 10 TERMINALS |      |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 63.5         |      |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 79.5         |      |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 33.9         | °C/W |
| Ψлт              | Junction-to-top characterization parameter   | 7.8          | C/VV |
| ΨЈВ              | Junction-to-board characterization parameter | 34.3         |      |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 7.5          |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(3)</sup> Input voltage may exceed the voltage shown if the current at that terminal is limited to 5 mA.

<sup>(2)</sup> Level listed above is the passing level per ANSI, ESDA, and JEDEC JS-001. JEDEC document JEP155 states that 2.5-kV HBM allows safe manufacturing with a standard ESD control process.

<sup>(3)</sup> Level listed above is the passing level per EIA-JEDEC JESD22-C101. JEDEC document JEP157 states that 1-kV CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics

At  $T_A$  = +25°C,  $V_{SENSE}$  =  $V_{IN+}$  –  $V_{IN-}$  = 0 mV,  $V_S$  = + 3.3 V,  $V_{IN+}$  = 12 V,  $V_{LIMIT}$  = 10 mV, and DELAY = 100  $\mu$ s, unless otherwise noted.

|                      | PARAMETER                                | CONDITIONS                                                                                                                          | MIN                  | TYP  | MAX   | UNIT  |
|----------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|-------|-------|
| INPUT                |                                          |                                                                                                                                     |                      |      |       |       |
| V <sub>CM</sub>      | Common-mode input voltage range          |                                                                                                                                     | 0                    |      | 36    | V     |
| V <sub>IN</sub>      | Differential input voltage range         | $V_{IN} = V_{IN+} - V_{IN-}$                                                                                                        | 0                    |      | 250   | mV    |
| CMR                  | Common-mode rejection                    | $V_{IN+} = 0 \text{ V to } +36 \text{ V},$<br>$T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                  | 100                  | 120  |       | dB    |
|                      |                                          | V <sub>S</sub> = +3.3 V, DELAY = 100 μs                                                                                             |                      | -75  | -500  | μV    |
| $V_{OS}$             | Offset voltage, RTI <sup>(1)</sup>       | $V_S = +3.3 \text{ V}$ , DELAY = 50 $\mu s$                                                                                         |                      | -125 | -500  | μV    |
|                      |                                          | $V_S = +3.3 \text{ V, DELAY} = 10 \ \mu s^{(2)}$                                                                                    |                      | -350 | -650  | μV    |
| dV <sub>OS</sub> /dT | Offset voltage drift, RTI <sup>(1)</sup> | $T_A = -40^{\circ}C$ to $+125^{\circ}C$                                                                                             |                      | 0.1  | 0.5   | μV/°C |
| PSR                  | Power-supply rejection ratio             | $V_S = +2.7 \text{ V to } +5.5 \text{ V}, V_{IN+} = +12 \text{ V},$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$ |                      | 75   | 150   | μV/V  |
|                      | Input bigg gurrant                       |                                                                                                                                     |                      | 5    | 10    | μΑ    |
| I <sub>B</sub>       | Input bias current                       | Disable mode                                                                                                                        |                      | 0.05 | 0.5   | μΑ    |
| I <sub>OS</sub>      | Input offset current                     |                                                                                                                                     |                      | ±0.1 |       | μΑ    |
|                      | Limit threehold output ourrent           | T <sub>A</sub> = 25°C                                                                                                               | 19.9                 | 20   | 20.1  | μΑ    |
| I <sub>LIMIT</sub>   | Limit threshold output current           | $T_A = -40^{\circ}C$ to $+125^{\circ}C$                                                                                             | 19.85                |      | 20.15 | μΑ    |
| DIGITAL II           | NPUT/OUTPUT                              |                                                                                                                                     |                      |      |       |       |
|                      |                                          | Delay = open, overdrive = 1 mV                                                                                                      |                      | 10   |       | μs    |
| $t_p$                | Alert propagation delay                  | Delay = GND, overdrive = 1 mV                                                                                                       |                      | 50   |       | μs    |
|                      |                                          | Delay = V <sub>S</sub> , overdrive = 1 mV                                                                                           |                      | 100  |       | μs    |
|                      |                                          | HYS = open                                                                                                                          |                      | 2    |       | mV    |
| HYS                  | Hysteresis                               | HYS = GND                                                                                                                           |                      | 4    |       | mV    |
|                      |                                          | HYS = V <sub>S</sub>                                                                                                                |                      | 8    |       | mV    |
| $V_{IH}$             | High-level input voltage                 | Latch, enable                                                                                                                       | 1.4                  |      | 6     | V     |
| VIH                  | Tilgit-level lilput voltage              | Delay, hysteresis                                                                                                                   | V <sub>S</sub> - 0.5 |      | 6     | V     |
| V <sub>II</sub>      | Low-level input voltage                  | Latch, enable                                                                                                                       | 0                    |      | 0.4   | V     |
| VIL                  | Low-level input voltage                  | Delay, hysteresis                                                                                                                   | 0                    |      | 0.5   | V     |
| $V_{OL}$             | Alert low-level output voltage           | I <sub>OL</sub> = 3 mA                                                                                                              |                      | 50   | 400   | mV    |
|                      | ALERT terminal leakage input current     | V <sub>OH</sub> = 3.3 V                                                                                                             |                      | 0.1  | 1     | μΑ    |
|                      | Digital leakage input current            | $0 \le V_{IN} \le V_{S}$                                                                                                            |                      | 1    | 2     | μΑ    |
| POWER S              | UPPLY                                    |                                                                                                                                     |                      |      |       |       |
| Vs                   | Operating supply range                   | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                                | +2.7                 |      | +5.5  | V     |
|                      |                                          | $V_{SENSE} = 0$ mV, $T_A = +25$ °C                                                                                                  |                      | 115  | 135   | μΑ    |
| IQ                   | Quiescent current                        | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                                |                      |      | 150   | μΑ    |
| ų                    |                                          | $V_{SENSE} = 0$ mV, disable mode,<br>HYS = 2 mV                                                                                     |                      | 2    | 3.5   | μΑ    |
| TEMPERA              | TURE RANGE                               |                                                                                                                                     |                      |      |       |       |
|                      | Specified range                          |                                                                                                                                     | -40                  |      | +125  | °C    |

<sup>(1)</sup> RTI = referred-to-input.

# 6.6 Timing Requirements

|                  |               | MIN | TYP | MAX | UNIT |
|------------------|---------------|-----|-----|-----|------|
|                  | Start-up time |     | 1   |     | ms   |
| t <sub>en</sub>  | Enable time   |     | 300 |     | μs   |
| t <sub>dis</sub> | Disable time  |     | 20  |     | μs   |

<sup>(2)</sup> Absolute-maximum values are tested with the threshold limit set using the corresponding noise adjustment factor (NAF) value. See the Noise Adjustment Factor (NAF) section for additional information on applying the NAF value.

# TEXAS INSTRUMENTS

# 6.7 Typical Characteristics

At  $T_A = +25$ °C,  $V_S = +3.3$  V,  $V_{IN+} = 12$  V, alert pull-up resistor = 10 k $\Omega$ , and Delay = 100  $\mu$ s, unless otherwise noted.





# **Typical Characteristics (continued)**

At  $T_A = +25$ °C,  $V_S = +3.3$  V,  $V_{IN+} = 12$  V, alert pull-up resistor = 10 k $\Omega$ , and Delay = 100  $\mu$ s, unless otherwise noted.





Figure 7. Input Bias Current vs Common-Mode Voltage (Enabled)

Figure 8. Input Bias Current vs Common-Mode Voltage (Disabled)





Figure 9. Input Bias Current vs Temperature (Enabled)

Figure 10. Input Bias Current vs Temperature (Disabled)





Figure 11. Quiescent Current vs Supply Voltage (Enabled)

Figure 12. Quiescent Current vs Supply Voltage (Disabled)

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

At  $T_A = +25$ °C,  $V_S = +3.3$  V,  $V_{IN+} = 12$  V, alert pull-up resistor = 10 k $\Omega$ , and Delay = 100  $\mu$ s, unless otherwise noted.











Figure 15. Quiescent Current vs HYS and DELAY Settings (Enabled)

Figure 16. Quiescent Current vs HYS and DELAY Settings (Disabled)





Figure 17. Limit Current Source vs Temperature

Figure 18. Hysteresis vs Temperature



# **Typical Characteristics (continued)**

At  $T_A = +25^{\circ}C$ ,  $V_S = +3.3$  V,  $V_{IN+} = 12$  V, alert pull-up resistor = 10 k $\Omega$ , and Delay = 100  $\mu$ s, unless otherwise noted.





# 7 Detailed Description

#### 7.1 Overview

The INA300 is a 36-V, common-mode comparator designed specifically for overcurrent protection applications. To reduce system component count, this device combines both the current sense amplifier and threshold comparison into a single product for the overcurrent detection function. Programming this comparison threshold is configured through a single external resistor, thus simplifying the circuit design while allowing for easy adjustments to the threshold when needed. The value of the threshold setting resistor is selected based on an internal 20-µA current source to achieve a corresponding signal to the voltage developed across the current-sensing or current-shunt resistor in series with the load current being monitored.

The device is designed to accommodate a wide range of application requirements, including common-mode voltage, noise thresholds, and signal ranges. A wide signal threshold range reaching up to 250 mV is available to accommodate both power-sensitive applications requiring small dissipations across a current sense resistor and larger current-sensing resistors used in lower current applications.

Additional features available with the INA300 include a disable mode for reducing the current consumption of the device to below 10  $\mu$ A, an output mode selector to enable either a latched or transparent alert output, and a selectable hysteresis value and alert response delay.

The wide signal range of the device is further enhanced with an adjustable hysteresis value to adjust the characteristics of the comparator, thus allowing for better accommodation of the full input range. The selectable alert response delays present in the INA300 assist in optimizing device operation to account for the system noise levels and operating characteristics required from this device. Longer delay settings allow for added rejection of system noise commonly present, thus reducing the potential for false alerts resulting from noise spikes that can easily occur in high-speed comparators.

# 7.2 Functional Block Diagram





#### 7.3 Feature Description

# 7.3.1 Selecting a Current-Sensing Resistor

The device measures the differential voltage developed across a resistor when current flows through it to determine if the current being monitored exceeds a defined limit. This resistor is commonly referred to as a *current-sensing resistor* or a *current-shunt resistor*, with each term commonly used interchangeably. The flexible design of the device allows for measuring a wide differential input signal range across this current-sensing resistor, extending up to 250 mV.

Selecting the value of this current-sensing resistor is based primarily on two factors: the required accuracy of the current measurement and the allowable power dissipation across the current-sensing resistor. Larger voltages developed across this resistor allow more accurate measurements to be made. This large signal accuracy improvement results from the fixed internal amplifier errors that are dominated by the inherent input offset voltage of the device. When the input signal decreases, these fixed internal amplifier errors become a larger portion of the measurement and increase the uncertainty in the measurement accuracy. When the input signal increases, the measurement uncertainty is reduced because the fixed errors are a smaller percentage of the signal being measured.

A system design trade-off for improving the measurement accuracy through the use of larger input signals is the increase in power across the current-sensing resistor. Increasing the value of the current-shunt resistor increases the differential voltage developed across the resistor when current passes through the component. This increase in voltage across the resistor increases the power that the resistor must be able to dissipate. Decreasing the value of the current-shunt resistor value reduces the power dissipation requirements of the resistor, but increases the measurement errors resulting from the decreased input signal. Selecting the optimal value for the shunt resistor requires factoring both the accuracy requirement for the specific application and the allowable power dissipation of this component.

An increasing number of very low ohmic-value resistors are becoming available with values reaching down to 200  $\mu\Omega$  with power dissipations of up to 5 W that enable very large currents to be accurately monitored with sensing resistors.

#### 7.3.1.1 Selecting a Current-Sensing Resistor: Example

In this example, the trade-offs involved in selecting a current-sensing resistor are discussed. This example requires a 5% measurement accuracy for detecting a 10-A overcurrent event at a 50- $\mu$ s delay setting where only 250 mW is allowable for the dissipation across the current-sensing resistor at the full-scale current level. Although the maximum power dissipation is defined as 250 mW, a lower dissipation is preferred to improve system efficiency. Some initial assumptions are made that are used in this example: the limit setting resistor,  $R_{LIMIT}$ , is a 1% component and the maximum tolerance specification for the internal threshold setting current source, 0.5%, is used. Given the total error budget of 5%, up to 3.5% of error is available to be attributed to the internal offset of the device.



# **Feature Description (continued)**

As shown in Table 1, the maximum value calculated for the current-sensing resistor with these requirements is  $2.5~\text{m}\Omega$ . Although this value satisfies the maximum power dissipation requirement of 250 mW, headroom is available from the 5% maximum total error to reduce the value of the current-sensing resistor and reduce the power dissipation further. Selecting a  $1.5\text{-m}\Omega$ , current-sensing resistor value offers a good tradeoff for reducing the power dissipation in this scenario by approximately 40% while still remaining within the defined accuracy region.

Table 1. Calculating the Current-Sensing Resistor, R<sub>SENSE</sub>

|                         | PARAMETER                                              | EQUATION                                               | VALUE | UNIT |
|-------------------------|--------------------------------------------------------|--------------------------------------------------------|-------|------|
|                         | Maximum measurement error                              |                                                        | 5%    |      |
| I <sub>MAX</sub>        | Maximum current                                        |                                                        | 10    | Α    |
| P <sub>RSENSE</sub>     | Maximum allowable R <sub>SENSE</sub> power dissipation | R <sub>SENSE</sub> × I <sub>MAX</sub> <sup>2</sup>     | 250   | mW   |
|                         | Initial error                                          | R <sub>LIMIT</sub> + I <sub>LIMIT</sub> tolerances     | 1.5%  |      |
| R <sub>SENSE_MAX</sub>  | Maximum sensing resistor value                         | P <sub>RSENSE</sub> / I <sub>MAX</sub> <sup>2</sup>    | 2.5   | mΩ   |
| V <sub>SENSE_MAX</sub>  | Input sense voltage                                    | R <sub>SENSE_MAX</sub> × I <sub>MAX</sub>              | 25    | mV   |
| V <sub>OS</sub> Error   | Offset voltage error                                   | $(V_{OS} / V_{SENSE\_MAX}) \times 100$                 | 2%    |      |
| Error_Available         | Maximum allowable offset error                         | Maximum Error – Initial Error                          | 3.5%  |      |
| V <sub>SENSE_MIN</sub>  | Minimum input sense voltage                            | V <sub>OS</sub> / (Error_Available / 100)              | 14.3  | mV   |
| R <sub>SENSE_MIN</sub>  | Minimum sensing resistor value                         | V <sub>SENSE_MIN</sub> / I <sub>MAX</sub>              | 1.43  | mΩ   |
| P <sub>RSENSE_MIN</sub> | Minimum power dissipation                              | R <sub>SENSE_MIN</sub> × I <sub>MAX</sub> <sup>2</sup> | 143   | mW   |

#### 7.3.2 Setting The Current-Limit Threshold

The device determines if an overcurrent event is present by comparing the measured differential voltage developed across the current-sensing resistor to the corresponding signal programmed at the LIMIT terminal. The threshold voltage for the LIMIT terminal can be set using a resistor or an external voltage source.

#### 7.3.2.1 Resistor-Controlled Current Limit

The typical approach for setting the limit threshold voltage is to connect a resistor from the LIMIT terminal to ground. The value of this resistor,  $R_{LIMIT}$ , is chosen in order to create a corresponding voltage at the LIMIT terminal equivalent to the voltage,  $V_{TRIP}$ , developed by the load current flowing through the current-sensing resistor. An internal 20- $\mu$ A current source is present at the LIMIT terminal that creates the corresponding voltage depending on the value of  $R_{LIMIT}$ . In the equations from Table 2,  $V_{TRIP}$  represents the overcurrent threshold the device is programmed to monitor for and  $V_{LIMIT}$  is the programmed signal set to detect the  $V_{TRIP}$  level. The term noise adjustment factor (NAF) is included in the  $V_{LIMIT}$  equation for the 10- $\mu$ s delay setting. This value is equal to 500  $\mu$ V and is used to adjust the operating point for the internal noise in this delay setting. The 50- $\mu$ s and 100- $\mu$ s delay settings do not use the NAF term in calculating the  $V_{LIMIT}$  threshold. See the *Noise Adjustment Factor (NAF)* section for more details on the noise adjustment factor.

In Table 2, the process for calculating the required value for  $R_{LIMIT}$  in order to set the appropriate threshold voltage,  $V_{LIMIT}$ , is shown. This calculation is based on the 10- $\mu$ s delay setting so the NAF term is included in the calculation. For a delay setting of 50  $\mu$ s or 100  $\mu$ s, the NAF term is omitted.

Table 2. Calculating the Limit Threshold Setting Resistor, R<sub>LIMIT</sub>

|                        | PARAMETER                          | EQUATION                                         |
|------------------------|------------------------------------|--------------------------------------------------|
| $V_{TRIP}$             | Desired current trip value         | I <sub>LOAD</sub> × R <sub>SENSE</sub>           |
| $V_{LIMIT}$            | Programmed threshold limit voltage | $V_{LIMIT} = V_{TRIP}$                           |
| V <sub>LIMIT</sub> (1) | Threshold voltage                  | (I <sub>LIMIT</sub> × R <sub>LIMIT</sub> ) – NAF |
| R <sub>LIMIT</sub> (1) | Threshold limit setting resistor   | (V <sub>LIMIT</sub> + NAF) / I <sub>LIMIT</sub>  |
| R <sub>LIMIT</sub> (1) | Limit setting resistor             | (V <sub>LIMIT</sub> + 500 μV) / 20 μA            |

(1) NAF is used with the 10- $\mu$ s delay setting. NAF can be omitted in the R<sub>LIMIT</sub> calculation for the 50- $\mu$ s and 100- $\mu$ s delay settings.



TI recommends using NAF in calculating the value for  $V_{LIMIT}$  and  $R_{LIMIT}$  at the 10-µs delay setting. Removing NAF from the  $V_{LIMIT}$  and  $R_{LIMIT}$  calculation at the 10-µs delay setting lowers the trigger point of the alert output. Lowering the trigger point results in the device issuing an overcurrent alert prior to reaching the corresponding  $V_{TRIP}$  threshold. The averaging effect included with the 50-µs and 100-µs delay settings inherently eliminates the effect internal noise has on the threshold voltage.

#### 7.3.2.2 Voltage Source Controlled Current Limit

The second method for setting the limit voltage is to connect the LIMIT terminal to a programmable DAC (digital-to-analog converter) or other external voltage source. The benefit of this method is the ability to adjust the current limit to account for different threshold voltages that are used for different system operating conditions. For example, this method can be used in a system that has one current-limit threshold level that must be monitored during the power-up sequence but different thresholds must be monitored during other system operating modes.

In Table 3,  $V_{TRIP}$  represents the overcurrent threshold the device is programmed to monitor for and  $V_{SOURCE}$  is the programmed signal set to detect the  $V_{TRIP}$  level. NAF is included in the  $V_{SOURCE}$  equation for the 10- $\mu$ s delay setting. This value is equal to 500  $\mu$ V and is used to adjust the operating point for the noise in the delay setting. The 50- $\mu$ s and 100- $\mu$ s delay settings do not use the NAF term in calculating the  $V_{SOURCE}$  threshold. For these delay settings, the NAF term is omitted. See the *Noise Adjustment Factor (NAF)* section for more details on the noise adjustment factor.

|                         | S .                                                         | , 000K0E                               |
|-------------------------|-------------------------------------------------------------|----------------------------------------|
|                         | PARAMETER                                                   | EQUATION                               |
| $V_{TRIP}$              | Desired current trip value                                  | I <sub>LOAD</sub> × R <sub>SENSE</sub> |
| V <sub>SOURCE</sub> (1) | Programmed threshold limit voltage                          | V <sub>TRIP</sub> + NAF                |
| Vecuper (1)             | Programmed signal set to detect the V <sub>TDIR</sub> level | V <sub>TRID</sub> + 500 µV             |

Table 3. Calculating the Limit Threshold Voltage Source, V<sub>SOURCE</sub>

TI recommends using NAF in calculating the value for  $V_{SOURCE}$  at the 10- $\mu$ s delay setting. Removing NAF from the  $V_{SOURCE}$  calculation at the 10- $\mu$ s delay setting lowers the trigger point of the alert output. Lowering the trigger point results in the device issuing an overcurrent alert prior to reaching the corresponding  $V_{TRIP}$  threshold. The averaging effect included with the 50- $\mu$ s and 100- $\mu$ s delay settings inherently eliminates the effect internal noise has on the threshold voltage.

#### 7.3.3 Delay Setting

The device response time for overcurrent events is adjustable based on the DELAY terminal setting. Three response time settings are available, ranging from 10  $\mu$ s to 100  $\mu$ s. The primary purpose for the three different delay settings is to offer a trade-off between a faster alert response and a more precise overcurrent threshold level detection.

The device has a 10-µs internal comparison window. This single comparison window is the fundamental time unit used for all three delay settings. For the 10-µs delay setting, the device compares the average of the input signal during the 10-µs comparison window to the threshold limit programmed at the LIMIT terminal. If the averaged input signal exceeds the threshold at the end of the 10-µs comparison window, the output alert triggers and pulls the ALERT terminal low. However, if the averaged input does not exceed the threshold at the end of the 10-µs comparison window, there is no change in the output alert status, which remains high to indicate that no overcurrent event is detected.

For the 50-µs delay setting, there must be five consecutive 10-µs comparison windows that result in an average input signal exceeding the threshold limit in order for the output alert to trigger and pull the ALERT terminal low. If any single 10-µs comparison window fails to detect an overcurrent condition before reaching five consecutive overcurrent comparisons, the internal counter is reset and no output alert is issued. With the internal counter reset, a new group of five consecutive 10-µs comparison windows of overcurrent conditions are required in order to trigger the alert and pull the ALERT terminal low.

The 100-µs delay setting operates in the same manner as the 50-µs method, but instead requires ten consecutive 10-µs comparison windows with an input signal exceeding the threshold limit in order to issue an output alert and pull the ALERT terminal low.

Copyright © 2014, Texas Instruments Incorporated

<sup>(1)</sup> NAF is used with the 10- $\mu$ s delay setting. NAF can be omitted in the  $V_{SOURCE}$  calculation for the 50- $\mu$ s and 100- $\mu$ s delay settings.



Requiring multiple consecutive overcurrent detections aides significantly in reducing the likelihood of system noise causing false alerts, which can be extremely detrimental to critical system operations. However, by enabling an alert window equal to the comparison window of 10 µs, the device still has the flexibility to be used in fast overcurrent detection applications that require quick responses to rapidly changing system operating characteristics.

In Figure 22, the device alert output response is shown for both a 10- $\mu$ s delay setting and a 50- $\mu$ s delay setting based on the same input signal condition. The initial increase of the input signal,  $V_{IN}$ , above the  $V_{LIMIT}$  level remains above the limit for approximately 30  $\mu$ s. With the device set to the 10- $\mu$ s delay setting, the overcurrent condition is detected and the alert output terminal is pulled low approximately 10  $\mu$ s later. With the device set to the 50- $\mu$ s delay setting, an alert is not issued because five consecutive 10- $\mu$ s overcurrent measurements are not detected. With the input signal only being over the limit for 30  $\mu$ s rather than the corresponding 50  $\mu$ s needed for this delay setting, the device does not issue an alert under this condition. For the second instance where  $V_{IN}$  rises above the  $V_{LIMIT}$  threshold, the input remains above the limit for more than five consecutive 10- $\mu$ s measurements, indicating an overcurrent condition and the alert output terminal is pulled low.



Figure 22. DELAY Terminal Settings

Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated



As discussed previously, there are three different available delay settings that are configured based on the signal connected to the DELAY terminal, as shown in Figure 23 and Table 4. The DELAY terminal must be either connected directly to ground, directly to supply, or left completely floating. Additional external resistors should not be connected to this terminal. If a resistance is required by the application to be placed in series with either the supply or ground connection to the DELAY terminal, this resistance must be limited to 1 k $\Omega$  so as to not conflict with the internal level-detection circuitry.

Figure 23. Delay Response

**Table 4. Delay Settings** 

| DELAY            | ALERT DELAY (µs) |
|------------------|------------------|
| Open or floating | 10               |
| GND              | 50               |
| V <sub>S</sub>   | 100              |

# 7.3.4 Alert Timing Response

The device has a 10-µs internal comparison window where the input signal is measured to compare to the limit threshold voltage. This window continuously runs internal to the device without any external indicator or control. A comparison is made at the completion of each 10-µs comparison window to determine if the averaged input over the comparison window exceeds the limit threshold, thus indicating if an overcurrent event has occurred.

This comparison window is not synchronized with the input signal so there is an unknown timing component present. With this free-running internal timing window, an overcurrent event can occur anywhere within the 10-µs comparison window. This condition causes a variation in the amount of time before the alert appears at the output because the comparison is always made at the end of the 10-µs comparison window. Figure 24 shows the variation in time between when the input signal rises above the threshold voltage and when a change at the alert output terminal occurs.



Figure 24. 10-µs Alert Response Window



The delay shown in Figure 24 represents the response time of the device with a 10-µs delay setting. With a 50-µs delay setting, an additional 40 µs is added to the timing response, as shown in Figure 25. A 100-µs delay setting adds 90 µs to the response time, as shown in Figure 26.





Figure 25. 50-µs Alert Response Window

Figure 26. 100-µs Alert Response Window

### 7.3.5 Selectable Hysteresis

Device hysteresis is adjustable based on the setting at the hysteresis (HYS) terminal. The smallest setting for hysteresis on the device, 2 mV, is enabled by leaving the HYS terminal open and floating. A 4-mV hysteresis is set by connecting the HYS terminal to ground; connecting this terminal to the supply voltage sets the hysteresis to 8 mV, as shown in Figure 27. The HYS terminal must be either connected directly to ground, directly to supply, or left completely floating. Additional external resistors should not be connected to this terminal. If a resistance is required by the application to be placed in series with either the supply or ground connections to the HYS terminal, this resistance must be limited to 1 k $\Omega$  so as to not conflict with the internal level-detection circuitry.



Figure 27. Delay Response



The very wide dynamic input range of the INA300 necessitates an adjustable hysteresis to ensure that the device can be more appropriately configured based on the specific operating conditions and requirements of the application. Figure 28 illustrates the transition locations for the ALERT terminal based on where the input signal,  $V_{\text{IN}}$ , is measured relative the limit threshold,  $V_{\text{LIMIT}}$ . The corresponding hysteresis levels and physical terminal settings for the device are shown in Table 5.



Figure 28. Typical Comparator Hysteresis

Table 5. Hysteresis Settings

| HYSTERESIS     | HYSTERESIS SETTING |
|----------------|--------------------|
| Float          | 2 mV               |
| GND            | 4 mV               |
| V <sub>S</sub> | 8 mV               |

#### 7.3.6 Alert Output

The device ALERT terminal is an active-low, open-drain output. This output is designed to be pulled low when the input conditions are detected to be out-of-range. This open-drain output pin is recommended to include a  $10-k\Omega$ , pull-up resistor to the supply voltage. This open-drain terminal can be pulled up to a voltage beyond the supply voltage,  $V_S$ , but should not exceed 5.5 V.

#### 7.3.7 Noise Adjustment Factor (NAF)

The device is a high-speed, low-noise comparator that is designed to alert when the measured input signal exceeds the programmed limit level. Internal noise in the device couples into the measurement and can result in alerts being issued prior to the input signal exceeding the voltage level present at the LIMIT terminal. This known internal noise component effects the input signal measurement by causing a consistent shift in the device internal offset, resulting in a shifted trip threshold for the device. NAF serves to adjust the V<sub>LIMIT</sub> setting to account for this internal shift, thus allowing for a more precise level detection of the measured current.

The NAF value is based on the noise contribution on the measurement at the 10- $\mu$ s delay setting. This value is equal to 500  $\mu$ V and is applied in the calculation to adjust the V<sub>LIMIT</sub> threshold level to allow for a more accurate alert trip point. The NAF term is only applied in the V<sub>LIMIT</sub> calculation at the 10- $\mu$ s delay setting. The averaging effect included with the 50- $\mu$ s and 100- $\mu$ s delay settings inherently eliminates the effect internal noise has on the threshold voltage. The NAF term can be omitted from the R<sub>LIMIT</sub> calculation at the 10- $\mu$ s delay setting with the effect of a lower trigger point of the alert output. Lowering the trigger point results in the device issuing an overcurrent alert prior to reaching the corresponding V<sub>TRIP</sub> threshold.



#### 7.4 Device Functional Modes

#### 7.4.1 Alert Mode

The device has two output operating modes that are selected based on the LATCH terminal <u>setting</u>. The two operating modes are transparent mode and latch mode. These modes change how the ALERT terminal responds to the changing input signal conditions.

#### 7.4.1.1 Transparent Output Mode

The device is set to transparent mode when the LATCH terminal is pulled low, thus allowing the output alert state to change and follow the input signal with respect to the programmed alert threshold. For example, when the differential input signal rises above the alert threshold, the alert output terminal is pulled low. As soon as the differential input signal drops below the alert threshold for 10 µs, the output returns to the default high output state. A common implementation using the device in transparent mode is to connect the ALERT terminal to a hardware interrupt input on a controller. As soon as an overcurrent condition is detected in the device and the ALERT terminal is pulled low, the controller interrupt terminal detects the output state change and can begin making changes to the system operation needed to address the overcurrent condition.

#### 7.4.1.2 Latch Output Mode

Some applications do not have the functionality available to continuously monitor the state of the output ALERT terminal to detect an overcurrent condition. A typical example of this application is a system that is only able to poll the ALERT terminal state periodically to determine if the system is functioning correctly. If the device is set to transparent mode in this type of application, missing the change in state of the ALERT terminal is possible when ALERT is pulled low to indicate an out-of-range event if the out-of-range condition does not appear during one of these periodic polling events.

Latch mode is specifically intended to accommodate these applications. As shown in Table 6, the device is placed in latch mode by setting the voltage on the LATCH terminal to a logic high level. The difference between latch mode and transparent mode is how the alert output responds when an overcurrent event ends. In transparent mode, when the differential input signal drops below the limit threshold level for 10  $\mu$ s, the output state returns to the default high setting to indicate that the overcurrent event had ended.

In latch mode, when an overlimit condition is detected and the ALERT terminal is pulled low, the ALERT terminal does not return to the default high level when the differential input signal drops below the alert threshold level for 10 µs. In order to clear the alert the LATCH terminal must be pulled low for at least 20 µs. Pulling the LATCH terminal low allows the ALERT terminal to return to the default high level provided that the differential input signal has dropped below the alert threshold. If the input signal is still above the threshold limit when the LATCH terminal is pulled low, the ALERT terminal remains low. When the alert condition is detected by the system controller, the LATCH terminal can be set back to high in order to place the device back in latch mode.

**Table 6. Output Mode Settings** 

| OUTPUT MODE      | LATCH TERMINAL SETTING |
|------------------|------------------------|
| Transparent mode | LATCH = low            |
| Latch mode       | LATCH = high           |



The latch and transparent modes are represented in Figure 29. In this figure, when  $V_{IN}$  drops back below the  $V_{LIMIT}$  threshold for the first time, the LATCH terminal is pulled high. With the LATCH terminal pulled high, the device is set to latch mode so that the alert output state does not return high when the input signal drops below the  $V_{LIMIT}$  threshold. Only when the LATCH terminal is pulled low does the ALERT terminal return to the default high level, thus indicating the input signal is below the limit threshold. When the input signal drops below the limit threshold for the second time, the LATCH terminal is already pulled low. The device is set to transparent mode at this point and the  $\overline{ALERT}$  terminal is pulled back high as soon as the input signal drops below the alert threshold.



Figure 29. Transparent versus Latch Mode

#### 7.4.2 Disable Mode

The INA300 has an ENABLE terminal that allows the device to be placed into an active enabled state or a low-power disabled state where a total of less than 10  $\mu$ A is consumed from all terminals. This disable state allows the device to be used in applications where very low current consumption is required to extend battery life where constant monitoring is not required. The device requires approximately 20  $\mu$ s to enter the low-power state when the ENABLE terminal transitions from high to low, as shown in Table 7. To return to the enabled active state, the device requires approximately 300  $\mu$ s to return to normal operation when the ENABLE terminal transitions from low to high, thus taking the device out of the low-power state.

Table 7. Enable and Disable Mode Settings

| ENABLE MODE  | ENABLE TERMINAL SETTING |
|--------------|-------------------------|
| Disable mode | ENABLE = low            |
| Enable mode  | ENABLE = high           |

The internal counter that determines if the necessary consecutive 10-µs window comparison alert conditions are reached for the 50-µs and 100-µs delay setting is reset when the device is put into a disabled state. When the device is re-enabled the counter restarts.

## 7.4.3 Input Filtering

External system noise can have a significant effect in the ability of a comparator to accurately measure and detect whether input signals exceed the reference threshold levels, thus indicating an overrange condition. The device is susceptible to external noise as well, although the 50-µs and 100-µs delay settings are designed to mitigate the impact of noise based on the effective averaging achieved in these modes. The most obvious effect that external noise can have on the operation of a comparator is to cause a false alert condition. If a comparator detects a large noise transient coupled into the signal, the device can easily interpret this transient as an overrange condition.

External filtering can help reduce the amount of noise that reaches the comparator inputs and reduce the likelihood of a false alert from occurring. The tradeoff to adding this noise filter is that the comparator response time is increased because of the input signal being filtered as well as the noise. Figure 30 shows the implementation of an input filter for the device.



Figure 30. Input Filter

Limiting the amount of input resistance used in this filter is important because this resistance can have a significant effect on the input signal that reaches the device input pins resulting from the device input bias currents. A typical system implementation involves placing the current-sensing resistor very near the device so the traces are very short and the trace impedance is very small. This layout helps reduce the ability of coupling additional noise into the measurement. Under these conditions, the characteristics of the input bias currents have minimal effect on device performance.

As shown in Figure 31, the input bias currents increase in opposite directions when the differential input voltage increases. This increase results from the design of the device, which allows common-mode input voltages to far exceed the device supply voltage range. With input filter resistors now placed in series with these unequal input bias currents, there are unequal voltage drops developed across these input resistors. The difference between these two drops appears as an added signal that (in this case) subtracts from the voltage developed across the current-sensing resistor, thus reducing the signal that reaches the device input terminals. Smaller value input resistors reduce this effect of signal attenuation to allow for a more accurate measurement.



Figure 31. Input Bias Current vs Differential Input Voltage

20 Submit Docun



For example, with a differential voltage of 10 mV developed across a current-sensing resistor and using  $100-\Omega$  resistors, the differential signal that actually reaches the device is 9.8 mV. A measurement error of 2% is created as a result of these external input filter resistors. Using  $10-\Omega$  input filter resistors instead of the  $100-\Omega$  resistors reduces this added error from 2% down to 0.2%.

### 7.4.4 Using The INA300 with Common-Mode Transients Above 36 V

With a small amount of additional circuitry, the device can be used in circuits subject to transients higher than 36 V. Use only zener diodes or zener-type transient absorbers (sometimes referred to as Transzorbs). Any other type of transient absorber has an unacceptable time delay. Start by adding a pair of resistors, as shown in Figure 32, as a working impedance for the zener diode. Keeping these resistors as small as possible is best, preferably 100  $\Omega$  or less. Larger values can be used with an additional error induced resulting from a reduced signal that actually reaches the device input terminals. Because this circuit limits only short-term transients, many applications are satisfied with a 100- $\Omega$  resistor along with conventional zener diodes of the lowest power rating available. This combination uses the least amount of board space. These diodes can be found in packages as small as SOT-523 or SOD-523.



Figure 32. Transient Protection

ts Incorporated Submit Documentation Feedback



# 8 Applications and Implementation

# 8.1 Application Information

The INA300 is designed to enable easy configuration for detecting overcurrent conditions in an application. This device is individually targeted towards overcurrent detection of a single threshold. However, this device can also be paired with additional devices and circuitry to create more complex monitoring functional blocks.

# 8.2 Typical Applications

#### 8.2.1 Unidirectional Operation



Figure 33. Unidirectional Application Schematic

#### 8.2.1.1 Design Requirements

The device measures current through a resistive shunt with current flowing in one direction, thus enabling detection of an overcurrent event only when the differential input voltage exceeds the threshold limit.

### 8.2.1.2 Detailed Design Procedure

Figure 33 shows the basic connections of the device. The input terminals, IN+ and IN-, should be connected as closely as possible to the current-sensing resistor to minimize any resistance in series with the shunt resistance. Additional resistance between the current-sensing resistor and input terminals can result in errors in the measurement. When input current flows through this external input resistance, the voltage developed across the shunt resistor can differ from the voltage reaching the input terminals.



# **Typical Applications (continued)**

# 8.2.1.3 Application Curves

Figure 34 shows the alert response transitioning from a high to a low state following the input signal exceeding the limit threshold voltage. The time required for the output to respond varies as a result of when the input signal crosses the threshold limit voltage relative to where in the continuous running internal 10-µs comparison window the overrange condition occurs. In Figure 34, the output response varies from roughly 2 µs to approximately 12 µs when the input exceeds the threshold level. This variance is a result of where in the 10-µs comparison window the overrange event occurs. If the overrange event occurs late in the 10-µs comparison window and is large enough to average the entire window measurement up above the threshold level, the alert appears to respond very quickly. If the alert occurs late in the 10-µs comparison window and is not large enough to average the entire window measurement up above the threshold level, the alert does not appear until the next 10-µs comparison window completes, assuming the input signal remains above the threshold for the entire duration.





# **Typical Applications (continued)**

# 8.2.2 Bidirectional Operation



Figure 35. Bidirectional Application

#### 8.2.2.1 Design Requirements

Although the device is only able to measure current through a current-sensing resistor flowing in one direction, a second INA300 can be used to create a bidirectional monitor.

#### 8.2.2.2 Detailed Design Procedure

With the input terminals of a second device reversed across the same current-sensing resistor, the second device is now able to detect current flowing in the other direction relative to the first device, as shown in Figure 35. The outputs of each device connect to an AND gate to detect if either of the limit threshold levels are exceeded. The output of the AND gate is high if neither overcurrent limit thresholds are exceeded. A low output state of the AND gate indicates that either the positive overcurrent limit or the negative overcurrent limit are surpassed.

**Table 8. Bidirectional Overcurrent Output Status** 

| OCP STATUS | OUTPUT |
|------------|--------|
| OCP+       | 0      |
| OCP-       | 0      |
| No OCP     | 1      |



# 8.2.2.3 Application Curves

Figure 36 illustrates two INA300 devices being used in a bidirectional configuration and an output control circuit to detect if one of the two alerts is exceeded.



#### 8.2.3 Window Comparator



Figure 37. Window Comparator Application

# 8.2.3.1 Design Requirements

The device can also be used to create a window comparator function, detecting whether the current being monitored is within a programmed range or has fallen outside of the expected operating region.

### 8.2.3.2 Detailed Design Procedure

Figure 37 shows how the window comparator function is setup using two devices. The input terminals of each device are connected to the same current-sensing resistor. The limit threshold for the top device is set to the upper limit of the window range. The bottom device limit threshold is set to the desired lower limit of the range. With a logic inverter placed at the output of the device monitoring the lower limit, the OCP- signal is high when the input signal is above the lower limit threshold. The OCP+ signal is high when the input signal is below the upper limit threshold. A high value at the output (output of the AND gate) indicates that the monitored current is operating within the desired window range.

**Table 9. Window Comparator Output Status** 

| INPUT CONDITION | OUTPUT STATUS |
|-----------------|---------------|
| Above range     | 0             |
| Below range     | 0             |
| In range        | 1             |



# 8.2.3.3 Application Curves

Figure 38 illustrates the output waveform from the device window comparator application. In Figure 38, the output signal is high when OCP- is low (the input signal is above the lower limit) and when OCP+ is high (the input signal is below the upper limit). If the signal rises above the upper limit or drops below the lower limit, the corresponding OCP output changes state, causing the state of the output (following the AND gate) to change to zero to indicate an out-of-range condition.





# 9 Power Supply Recommendations

The device input circuitry can accurately measure signals on common-mode voltages beyond the power-supply voltage,  $V_S$ . For example, the voltage applied to the  $V_S$  power-supply terminal can be 5 V, whereas the load power-supply voltage being monitored ( $V_{CM}$ ) can be as high as +36 V. Note also that the device can withstand the full -0.3 V to +36 V range at the input terminals, regardless of whether the device has power applied or not.

Power-supply bypass capacitors are required for stability and should be placed as closely as possible to the supply and ground terminals of the device. A typical value for this supply bypass capacitor is 0.1  $\mu$ F. Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise.

# 10 Layout

### 10.1 Layout Guidelines

- The power-supply bypass capacitor should be placed as closely as possible to the supply and ground terminals. The recommended value of this bypass capacitor is 0.1 μF. Additional decoupling capacitance can be added to compensate for noisy or high-impedance power supplies.
- The connection of R<sub>LIMIT</sub> to the ground terminal should be made as direct as possible to limit additional capacitance on this node. Routing this connection should be limited to the same plane if possible avoiding vias to internal planes. If the routing can not be made on the same plane and must pass through vias, ensure that a path is routed from the R<sub>LIMIT</sub> back to the ground terminal and that the R<sub>LIMIT</sub> is not just connected directly to a ground plane.
- The DELAY terminal must be either connected directly to ground, directly to supply, or left completely floating. Additional external resistors should not be connected to this terminal. If a resistance is required by the application to be placed in series with either the supply or ground connection to the DELAY terminal, this resistance must be limited to 1 k $\Omega$  so as to not conflict with the internal level detection circuitry.
- The HYS terminal must be either connected directly to ground, directly to supply, or left completely floating. Additional external resistors should not be connected to this terminal. If a resistance is required by the application to be placed in series with either the supply or ground connections to the HYS terminal, this resistance must be limited to 1 k $\Omega$  so as to not conflict with the internal level detection circuitry.
- The open-drain output pin is recommended to be pulled up to the supply voltage rail through a 10-kΩ pull-up resistor.



# 10.2 Layout Example



NOTE: Connect the limit resistor directly to the GND terminal.

Figure 39. Recommended Layout

Copyright © 2014, Texas Instruments Incorporated



# 11 Device and Documentation Support

# 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

INA300EVM User's Guide, SBAU220

#### 11.2 Trademarks

All trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

19-Apr-2015

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| INA300AIDSQR     | ACTIVE | WSON         | DSQ                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | SKD                  | Samples |
| INA300AIDSQT     | ACTIVE | WSON         | DSQ                | 10   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | SKD                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

19-Apr-2015

| In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

PACKAGE MATERIALS INFORMATION

www.ti.com 17-Apr-2015

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA300AIDSQR | WSON            | DSQ                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| INA300AIDSQT | WSON            | DSQ                | 10 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

www.ti.com 17-Apr-2015



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA300AIDSQR | WSON         | DSQ             | 10   | 3000 | 210.0       | 185.0      | 35.0        |
| INA300AIDSQT | WSON         | DSQ             | 10   | 250  | 210.0       | 185.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



# DSQ (R-PWSON-N10)

# PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES: A. All linear dimensions are in millimeters

# DSQ (R-PWSON-N10)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity